Powered by OpenAIRE graph
Found an issue? Give us feedback

ARM FRANCE SAS

Country: France

ARM FRANCE SAS

Funder
Top 100 values are shown in the filters
Results number
arrow_drop_down
2 Projects, page 1 of 1
  • Funder: French National Research Agency (ANR) Project Code: ANR-20-CE39-0010
    Funder Contribution: 781,829 EUR

    The increasing ubiquity of computing devices in our daily lives makes them a priority target for malicious users. Recently, side-channel attacks (SCA) based on power/electromagnetic field observation have gained momentum by their practicability, powerfulness and hard detection. Initially set aside due to their modelling complexity, the side-effects of the processor’s micro-architecture are now a first-class concern for secure design since they induce a reduction of the expected level of security. IDROMEL aims at contributing in designing secure systems against such SCA. The project will follow a bottom-up approach starting by designing characterization methods and models taking into account micro-architectural details. IDROMEL will then develop several components of secure design flow: formal code verification and leakage simulators for security assessment, hardening compiler for automated software protection and cost-effective hardware architectures to support their efficiency.

    more_vert
  • Funder: European Commission Project Code: 101139972
    Overall Budget: 97,951,904 EURFunder Contribution: 23,912,800 EUR

    The objective of the 10ÅCe pThe objective of the 10ÅCe project is to explore and realize solutions for the 10Å CMOS chip technology. Its consortium covers the entire value chain for manufacturing of the CMOS chips in the 10A node, that is, from chip design to lithography to process technology and finally chip metrology. Essential parts of hardware, software and processing technology are developed pushing the boundaries of semiconductor design and manufacture to enable the new node and keep Moore’s law alive. The 10ÅCe project is built based on the following four pillars. Lithography Equipment: ASML and expert EUV partners Zeiss, FastMicro, IOM, Plasma Matters, TNO, TU/e, University of Twente and VDL-ETG will: • Increase key performance indicators of the EUV tool, to enable smaller pitches and increase yield. • Increase sustainability of the EUV tool, both during production as well as increasing the times a module in an EUV tool can be refurbished. Chip design and mask optimization: Imec with the involvement of expert imaging , CAD and IP design partners ARM, ASML and Siemens will: • Assess the impact of the introduction of 3D mCFET on chip design: in terms of power, performance and area. • Development of new computational lithography solutions to print 10Å CFET structures, to improve imaging by next generation mask design. Process Technology: As the ultimate device for logic, the CFET architecture is proposed and Imec and expert partners Coventor, EVG, IBS, Intel, JSR, LAM, RECIF, TEL, Zeiss and Wooptix will: • Demonstrate a fully functional monolithic CFET (mCFET) • Increase sustainability of the chip manufacturing process, across the manufacturing process and including resist material development. Process characterization: Applied Materials and expert partners Thermofisher, Nova, KLA and Bruker will: • Explore and realize high throughput and sample density per wafer, for the analysis, characterization for 10Å 3D CFET devices, interconnect and materials

    more_vert

Do the share buttons not appear? Please make sure, any blocking addon is disabled, and then reload the page.

Content report
No reports available
Funder report
No option selected
arrow_drop_down

Do you wish to download a CSV file? Note that this process may take a while.

There was an error in csv downloading. Please try again later.